

**PRELIMINARY DATASHEET****DATASHEET****PRODUCT :** 16M (x16) Flash + 2M (x16) SRAM**MODEL No :** **LRS13A1**

---

- This device datasheet is subject to change without notice.
- Copyright Sharp Co., Ltd. All rights reserved. No reproduction or republication without written permission.
- Contact your local Sharp sales office to obtain the latest datasheet.

---

- Handle this document carefully for it contains material protected by international copyright law. Any reproduction, full or in part, of this material is prohibited without the express written permission of the company.
- When using the products covered herein, please observe the conditions written herein and the precautions outlined in the following paragraphs. In no event shall the company be liable for any damages resulting from failure to strictly adhere to these conditions and precautions.
  - (1) The products covered herein are designed and manufactured for the following application areas. When using the products covered herein for the equipment listed in Paragraph (2), even for the following application areas, be sure to observe the precautions given in Paragraph (2). Never use the products for the equipment listed in Paragraph (3).
    - Office electronics
    - Instrumentation and measuring equipment
    - Machine tools
    - Audiovisual equipment
    - Home appliance
    - Communication equipment other than for trunk lines
  - (2) Those contemplating using the products covered herein for the following equipment which demands high reliability, should first contact a sales representative of the company and then accept responsibility for incorporating into the design fail-safe operation, redundancy, and other appropriate measures for ensuring reliability and safety of the equipment and the overall system.
    - Control and safety devices for airplanes, trains, automobiles, and other transportation equipment
    - Mainframe computers
    - Traffic control systems
    - Gas leak detectors and automatic cutoff devices
    - Rescue and security equipment
    - Other safety devices and safety equipment, etc.
  - (3) Do not use the products covered herein for the following equipment which demands extremely high performance in terms of functionality, reliability, or accuracy.
    - Aerospace equipment
    - Communications equipment for trunk lines
    - Control equipment for the nuclear power industry
    - Medical equipment related to life support, etc.
  - (4) Please direct all queries and comments regarding the interpretation of the above three Paragraphs to a sales representative of the company.
- Please direct all queries regarding the products covered herein to a sales representative of the company.

## Contents

|                                                                                             |    |
|---------------------------------------------------------------------------------------------|----|
| 1. Description .....                                                                        | 2  |
| 2. Pin Configuration .....                                                                  | 3  |
| 3. Truth Table .....                                                                        | 5  |
| 4. Block Diagram .....                                                                      | 6  |
| 5. Command Definitions for Flash Memory .....                                               | 7  |
| 5.1 Command Definitions .....                                                               | 7  |
| 5.2 Identifier Codes .....                                                                  | 8  |
| 5.3 OTP Block Address Map .....                                                             | 8  |
| 5.4 Write Protection Alternatives .....                                                     | 9  |
| 6. Status Register Definition .....                                                         | 10 |
| 7. Memory Map for Flash Memory .....                                                        | 11 |
| 8. Absolute Maximum Ratings .....                                                           | 12 |
| 9. Recommended DC Operating Conditions .....                                                | 12 |
| 10. Pin Capacitance .....                                                                   | 12 |
| 11. DC Electrical Characteristics .....                                                     | 13 |
| 12. AC Electrical Characteristics for Flash Memory .....                                    | 15 |
| 12.1 AC Test Conditions .....                                                               | 15 |
| 12.2 Read Cycle .....                                                                       | 15 |
| 12.3 Write Cycle (F- $\overline{WE}$ Controlled) .....                                      | 16 |
| 12.4 Write Cycle (F- $\overline{CE}$ Controlled) .....                                      | 17 |
| 12.5 Block Erase, Full Chip Erase, Word Write and Lock-Bits Configuration Performance ..... | 18 |
| 12.6 Flash Memory AC Characteristics Timing Chart .....                                     | 19 |
| 12.7 Reset Operations .....                                                                 | 22 |
| 13. AC Electrical Characteristics for SRAM .....                                            | 23 |
| 13.1 AC Test Conditions .....                                                               | 23 |
| 13.2 Read Cycle .....                                                                       | 23 |
| 13.3 Write Cycle .....                                                                      | 24 |
| 13.4 SRAM AC Characteristics Timing Chart .....                                             | 25 |
| 14. Data Retention Characteristics for SRAM .....                                           | 29 |
| 15. Notes .....                                                                             | 30 |
| 16. Flash Memory Data Protection .....                                                      | 31 |
| 17. Design Considerations .....                                                             | 32 |
| 18. Related Document Information .....                                                      | 32 |
| 19. Package and Packing Specification .....                                                 | 33 |

## 1. Description

The LRS13A1 is a combination memory organized as 1,048,576 x16 bit flash memory and 131,072 x16 bit static RAM in one package.

## Features

- Power supply • • • • 2.7V to 3.6V(Flash)
- Operating temperature • • • • 2.7V to 3.3V(SRAM)
- Not designed or rated as radiation hardened
- 72pin CSP(LCSP072-P-0811) plastic package
- Flash memory has P-type bulk silicon, and SRAM has P-type bulk silicon

## Flash Memory

|                                                                                           |         |            |                                                                                                |
|-------------------------------------------------------------------------------------------|---------|------------|------------------------------------------------------------------------------------------------|
| - Access Time                                                                             | • • • • | 90 ns      | (Max.)                                                                                         |
| - Power supply current (The current for F-V <sub>CC</sub> pin and F-V <sub>CCW</sub> pin) |         |            |                                                                                                |
| Read                                                                                      | • • • • | 25 mA      | (Max. t <sub>CYCLE</sub> = 200ns, CMOS Input)                                                  |
| Word write                                                                                | • • • • | 57 mA      | (Max.)                                                                                         |
| Block erase                                                                               | • • • • | 42 mA      | (Max.)                                                                                         |
| Reset Power-Down                                                                          | • • • • | 20 $\mu$ A | (Max. F- $\overline{RP}$ = GND $\pm$ 0.2V,<br>I <sub>OUT</sub> (F-RY/ $\overline{BY}$ ) = 0mA) |
| Standby                                                                                   | • • • • | 30 $\mu$ A | (Max. F- $\overline{CE}$ = F- $\overline{RP}$ = F-V <sub>CC</sub> $\pm$ 0.2V)                  |

### - Optimized Array Blocking Architecture

## Two 4K-word Boot Blocks

## Six 4K-word Parameter Blocks

### Thirty-one 32K-word Main Blocks

## Top Boot Location

#### - Extended Cycling Capability

### 100,000 Block Erase Cycles

(F-V<sub>CCW</sub> = 2.7V to 3.6V)

1,000 Block Erase Cycles and total 80 hours ( $F-V_{CCW} = 11.7V$  to  $12.3V$ )

#### - Enhanced Automated Suspend Options

## Word Write Suspend to Read

## Block Erase Suspend to Word Write

## Block Erase Suspend to Read

### - OTP Block

### 3963 Word + 4 Word Array

## SRAM

|                        |         |            |                                                    |
|------------------------|---------|------------|----------------------------------------------------|
| - Access Time          | • • • • | 85 ns      | (Max.)                                             |
| - Power Supply current |         |            |                                                    |
| Operating current      | • • • • | 45 mA      | (Max. $t_{RC}$ , $t_{WC}$ = Min.)                  |
|                        | • • • • | 8 mA       | (Max. $t_{RC}$ , $t_{WC}$ = 1 $\mu$ s, CMOS Input) |
| Standby current        | • • • • | 10 $\mu$ A | (Max.)                                             |
| Data retention current | • • • • | 10 $\mu$ A | (Max. $S-V_{CC}$ = 3.0V)                           |

## 2. Pin Configuration



Note) Two NC pins at the corner are connected.

Do not float any GND pins.

From T1 to T5 are needed to be open.

| Pin                                           | Description                                                                                                                                                           | Type              |
|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| A <sub>0</sub> to A <sub>16</sub>             | Address Inputs (Common)                                                                                                                                               | Input             |
| F-A <sub>17</sub> to F-A <sub>19</sub>        | Address Inputs (Flash)                                                                                                                                                | Input             |
| F- <u>CE</u>                                  | Chip Enable Inputs (Flash)                                                                                                                                            | Input             |
| S- <u>CE</u> <sub>1</sub> , S-CE <sub>2</sub> | Chip Enable Inputs (SRAM)                                                                                                                                             | Input             |
| F- <u>WE</u>                                  | Write Enable Input (Flash)                                                                                                                                            | Input             |
| S- <u>WE</u>                                  | Write Enable Input (SRAM)                                                                                                                                             | Input             |
| F- <u>OE</u>                                  | Output Enable Input (Flash)                                                                                                                                           | Input             |
| S- <u>OE</u>                                  | Output Enable Input (SRAM)                                                                                                                                            | Input             |
| S- <u>LB</u>                                  | SRAM Byte Enable Input (DQ <sub>0</sub> to DQ <sub>7</sub> )                                                                                                          | Input             |
| S- <u>UB</u>                                  | SRAM Byte Enable Input (DQ <sub>8</sub> to DQ <sub>15</sub> )                                                                                                         | Input             |
| F- <u>RP</u>                                  | Reset Power Down Input (Flash)<br>Block erase and Write : V <sub>IH</sub><br>Read : V <sub>IH</sub><br>Reset Power Down : V <sub>IL</sub>                             | Input             |
| F- <u>WP</u>                                  | Write Protect Input (Flash)<br>Two Boot Blocks Locked : V <sub>IL</sub>                                                                                               | Input             |
| F-RY/ <u>BY</u>                               | Ready/Busy Output (Flash)<br>During an Erase or Write operation : V <sub>OL</sub><br>Block Erase and Write Suspend : High-Z (High impedance)                          | Open Drain Output |
| DQ <sub>0</sub> to DQ <sub>15</sub>           | Data Inputs and Outputs (Common)                                                                                                                                      | Input / Output    |
| F-V <sub>CC</sub>                             | Power Supply (Flash)                                                                                                                                                  | Power             |
| S-V <sub>CC</sub>                             | Power Supply (SRAM)                                                                                                                                                   | Power             |
| F-V <sub>CCW</sub>                            | Write, Erase Power Supply (Flash)<br>Block Erase and Write : F-V <sub>CCW</sub> = V <sub>CCWH1/2</sub><br>All Blocks Locked : F-V <sub>CCW</sub> < V <sub>CCWLK</sub> | Power             |
| GND                                           | GND (Common)                                                                                                                                                          | Power             |
| NC                                            | Non Connection                                                                                                                                                        | -                 |
| T <sub>1</sub> to T <sub>5</sub>              | Test pins (Should be all open)                                                                                                                                        | -                 |

3. Truth Table<sup>(1)</sup>

| Flash            | SRAM           | Notes   | F- $\overline{CE}$ | F- $\overline{RP}$ | F- $\overline{OE}$ | F- $\overline{WE}$ | S- $\overline{CE}_1$ | S- $CE_2$ | S- $\overline{OE}$ | S- $\overline{WE}$ | S- $\overline{LB}$ | S- $\overline{UB}$ | DQ <sub>0</sub> to DQ <sub>15</sub> |
|------------------|----------------|---------|--------------------|--------------------|--------------------|--------------------|----------------------|-----------|--------------------|--------------------|--------------------|--------------------|-------------------------------------|
| Read             | Standby        | 3,5     | L                  | H                  | L                  | H                  | (6)                  | X         | X                  | (6)                | D <sub>OUT</sub>   | High-Z             | D <sub>OUT</sub>                    |
| Output Disable   |                | 5       |                    |                    | H                  |                    |                      |           |                    |                    |                    |                    | High-Z                              |
| Write            |                | 2,3,4,5 |                    |                    | L                  |                    |                      |           |                    |                    |                    |                    | D <sub>IN</sub>                     |
| Standby          | Read           | 5       | H                  | H                  | X                  | X                  | L                    | H         | L                  | H                  | (7)                |                    |                                     |
|                  | Output Disable | 5       |                    |                    |                    |                    |                      |           | H                  | H                  | X                  | X                  | High-Z                              |
|                  | Write          | 5       |                    |                    |                    |                    |                      |           | X                  | X                  | H                  | H                  |                                     |
| Reset Power Down | Read           | 5       | X                  | L                  | X                  | X                  | L                    | H         | L                  | H                  | (7)                |                    |                                     |
|                  | Output Disable | 5       |                    |                    |                    |                    |                      |           | H                  | H                  | X                  | X                  | High-Z                              |
|                  | Write          | 5       |                    |                    |                    |                    |                      |           | X                  | X                  | H                  | H                  |                                     |
| Standby          | Standby        | 5       | H                  | H                  | X                  | X                  | (6)                  | X         | X                  | X                  | X                  | (6)                | High-Z                              |
| Reset Power Down |                | 5       | X                  | L                  |                    |                    |                      |           |                    |                    |                    |                    |                                     |

Notes:

1. L = V<sub>IL</sub>, H = V<sub>IH</sub>, X = H or L, High-Z = High impedance. Refer to DC Characteristics.
2. Command writes involving block erase, full chip erase, word write, OTP write or lock-bit configuration are reliably executed when F-V<sub>CCW</sub> = V<sub>CCWH1/2</sub> and F-V<sub>CC</sub> = 2.7V to 3.6V.  
Block erase, full chip erase, word write, OTP write or lock-bit configuration with F-V<sub>CCW</sub> < V<sub>CCWH1/2</sub> (Min.) produce spurious results and should not be attempted.
3. Never hold F- $\overline{OE}$  low and F- $\overline{WE}$  low at the same timing.
4. Refer to Section 5. Command Definitions for Flash Memory valid D<sub>IN</sub> during a write operation.
5. F- $\overline{WP}$  set to V<sub>IL</sub> or V<sub>IH</sub>.

## 6. SRAM Standby Mode

| S- $\overline{CE}_1$ | S- $CE_2$ | S- $\overline{LB}$ | S- $\overline{UB}$ |
|----------------------|-----------|--------------------|--------------------|
| H                    | X         | X                  | X                  |
| X                    | L         | X                  | X                  |
| X                    | X         | H                  | H                  |

7. S- $\overline{UB}$ , S- $\overline{LB}$  Control Mode

| S- $\overline{LB}$ | S- $\overline{UB}$ | DQ <sub>0</sub> to DQ <sub>7</sub> | DQ <sub>8</sub> to DQ <sub>15</sub> |
|--------------------|--------------------|------------------------------------|-------------------------------------|
| L                  | L                  | D <sub>OUT</sub> /D <sub>IN</sub>  | D <sub>OUT</sub> /D <sub>IN</sub>   |
| L                  | H                  | D <sub>OUT</sub> /D <sub>IN</sub>  | High-Z                              |
| H                  | L                  | High-Z                             | D <sub>OUT</sub> /D <sub>IN</sub>   |

## 4. Block Diagram



5. Command Definitions for Flash Memory<sup>(1)</sup>

## 5.1 Command Definitions

| Command                            | Bus Cycles Required | Note | First Bus Cycle     |                        |            | Second Bus Cycle    |                        |                     |
|------------------------------------|---------------------|------|---------------------|------------------------|------------|---------------------|------------------------|---------------------|
|                                    |                     |      | Oper <sup>(2)</sup> | Address <sup>(3)</sup> | Data       | Oper <sup>(2)</sup> | Address <sup>(3)</sup> | Data <sup>(3)</sup> |
| Read Array / Reset                 | 1                   |      | Write               | XA                     | FFH        |                     |                        |                     |
| Read Identifier Codes / OTP        | ≥ 2                 | 4    | Write               | XA                     | 90H        | Read                | IA or OA               | ID or OD            |
| Read Status Register               | 2                   |      | Write               | XA                     | 70H        | Read                | XA                     | SRD                 |
| Clear Status Register              | 1                   |      | Write               | XA                     | 50H        |                     |                        |                     |
| Block Erase                        | 2                   | 5    | Write               | XA                     | 20H        | Write               | BA                     | D0H                 |
| Full Chip Erase                    | 2                   | 5    | Write               | XA                     | 30H        | Write               | XA                     | D0H                 |
| Word Write                         | 2                   | 5    | Write               | XA                     | 40H or 10H | Write               | WA                     | WD                  |
| Block Erase and Word Write Suspend | 1                   | 5,9  | Write               | XA                     | B0H        |                     |                        |                     |
| Block Erase and Word Write Resume  | 1                   | 5,9  | Write               | XA                     | D0H        |                     |                        |                     |
| Set Block Lock-Bit                 | 2                   | 7    | Write               | XA                     | 60H        | Write               | BA                     | 01H                 |
| Clear Block Lock-Bits              | 2                   | 6,7  | Write               | XA                     | 60H        | Write               | XA                     | D0H                 |
| Set Permanent Lock-Bit             | 2                   | 8    | Write               | XA                     | 60H        | Write               | XA                     | F1H                 |
| OTP Write                          | 2                   |      | Write               | XA                     | C0H        | Write               | OA                     | OD                  |

## Notes:

1. Commands other than those shown above are reserved by SHARP for future device implementations and should not be used.
2. Bus operations are defined in 3. Truth Table.
3. XA = Any valid address within the device.  
IA = Identifier code address.  
BA = Address within the block being erased, set block lock bit.  
WA = Address of memory location to be written.  
SRD = Data read from status register (See 6. Status Register Definition).  
WD = Data to be written at location WA. Data is latched on the rising edge of F-WE or F-CE (whichever goes high first).  
ID = Data read from identifier codes (See 5.2 Identifier Codes).  
OA = OTP Address.  
OD = Data to be written at location OA. Data is latched on the rising edge of F-WE or F-CE (whichever goes high first).
4. See Identifier Codes at next page.
5. See Write Protection Alternatives in section 5.4.
6. The clear block lock-bits operation simultaneously clears all block lock-bits.
7. If the permanent lock-bit is set, Set Block Lock-Bit and Clear Block Lock-Bits commands can not be done.
8. Once the permanent lock-bit is set, it cannot be cleared.
9. If the time between writing the Block Erase Resume command and writing the Block Erase Suspend command is shorter than  $t_{ERES}$  and both commands are written repeatedly, a longer time is required than standard block erase until the completion of the operation.

5.2 Identifier Codes<sup>(3)</sup>

| Codes                                       | Address [A <sub>19</sub> to A <sub>0</sub> ] | Data [DQ <sub>15</sub> to DQ <sub>0</sub> ]                    |
|---------------------------------------------|----------------------------------------------|----------------------------------------------------------------|
| Manufacture Code                            | 00000H                                       | 00B0H                                                          |
| Device Code                                 | 00001H                                       | 00EAH                                                          |
| Block Lock Configuration <sup>(2)</sup>     | BA <sup>(1)</sup> +2                         | DQ <sub>0</sub> = 0 : Unlocked<br>DQ <sub>0</sub> = 1 : Locked |
| Permanent Lock Configuration <sup>(2)</sup> | 00003H                                       | DQ <sub>0</sub> = 0 : Unlocked<br>DQ <sub>0</sub> = 1 : Locked |

Notes:

1. BA selects the specific block lock configuration code to be read.
2. DQ<sub>15</sub> to DQ<sub>1</sub> are reserved for future use.
3. Read Identifier Codes command is defined in 5.1 Command Definitions.

## 5.3 OTP Block Address Map



OTP Block Address Map for OTP Program  
(The area below 80H cannot be used.)

## 5.4 Write Protection Alternatives

| Operation                 | F-V <sub>CCW</sub> | F- $\overline{RP}$ | F- $\overline{WP}$ | Permanent Lock-Bit | Block Lock-Bit | Effect                                                                             |
|---------------------------|--------------------|--------------------|--------------------|--------------------|----------------|------------------------------------------------------------------------------------|
| Block Erase or Word Write | $\leq V_{CCWLK}$   | X                  | X                  | X                  | X              | All Blocks Locked.                                                                 |
|                           | $>V_{CCWLK}^{(1)}$ | V <sub>IL</sub>    | X                  | X                  | X              | All Blocks Locked.                                                                 |
|                           |                    | V <sub>IH</sub>    | V <sub>IL</sub>    | X                  | 0              | 2 Boot Blocks Locked.                                                              |
|                           |                    |                    | V <sub>IH</sub>    |                    |                | Block Erase and Word Write Enabled.                                                |
|                           |                    |                    | V <sub>IL</sub>    | X                  | 1              | Block Erase and Word Write Disabled.                                               |
|                           |                    |                    | V <sub>IH</sub>    |                    |                | Block Erase and Word Write Disabled.                                               |
| Full Chip Erase           | $\leq V_{CCWLK}$   | X                  | X                  | X                  | X              | All Blocks Locked.                                                                 |
|                           | $>V_{CCWLK}^{(1)}$ | V <sub>IL</sub>    | X                  | X                  | X              | All Blocks Locked.                                                                 |
|                           |                    | V <sub>IH</sub>    | V <sub>IL</sub>    | X                  | X              | All Unlocked Blocks are Erased.<br>2 Boot Blocks and Locked Blocks are Not Erased. |
|                           |                    |                    | V <sub>IH</sub>    |                    |                | All Unlocked Blocks are Erased.<br>Locked Blocks are Not Erased.                   |
| Set Block Lock-Bit        | $\leq V_{CCWLK}$   | X                  | X                  | X                  | X              | Set Block Lock-Bit Disabled.                                                       |
|                           | $>V_{CCWLK}^{(1)}$ | V <sub>IL</sub>    | X                  | X                  | X              | Set Block Lock-Bit Disabled.                                                       |
|                           |                    | V <sub>IH</sub>    | X                  | 0                  | X              | Set Block Lock-Bit Enabled.                                                        |
|                           |                    |                    | X                  | 1                  | X              | Set Block Lock-Bit Disabled.                                                       |
| Clear Block Lock-Bits     | $\leq V_{CCWLK}$   | X                  | X                  | X                  | X              | Clear Block Lock-Bits Disabled.                                                    |
|                           | $>V_{CCWLK}^{(1)}$ | V <sub>IL</sub>    | X                  | X                  | X              | Clear Block Lock-Bits Disabled.                                                    |
|                           |                    | V <sub>IH</sub>    | X                  | 0                  | X              | Clear Block Lock-Bits Enabled.                                                     |
|                           |                    |                    | X                  | 1                  | X              | Clear Block Lock-Bits Disabled.                                                    |
| Set Permanent Lock-Bit    | $\leq V_{CCWLK}$   | X                  | X                  | X                  | X              | Set Permanent Lock-Bit Disabled.                                                   |
|                           | $>V_{CCWLK}^{(1)}$ | V <sub>IL</sub>    | X                  | X                  | X              | Set Permanent Lock-Bit Disabled.                                                   |
|                           |                    | V <sub>IH</sub>    | X                  | X                  | X              | Set Permanent Lock-Bit Enabled.                                                    |

Note:

1. F-V<sub>CCW</sub> is guaranteed only with the nominal voltages.

## 6. Status Register Definition

| WSMS | BESS | ECBLBS | WWSLBS | VCCWS | WWSS | DPS | R |
|------|------|--------|--------|-------|------|-----|---|
| 7    | 6    | 5      | 4      | 3     | 2    | 1   | 0 |

|                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SR.7 = WRITE STATE MACHINE STATUS (WSMS)<br>1 = Ready<br>0 = Busy                                                                                                                                    | Notes:<br>Check F-RY/ $\overline{BY}$ or SR.7 to determine Block Erase, Full Chip Erase, Word Write, OTP Write or Lock-Bit configuration completion before check SR.5 or SR.4.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| SR.6 = BLOCK ERASE SUSPEND STATUS (BESS)<br>1 = Block Erase Suspended<br>0 = Block Erase in Progress/Completed                                                                                       | SR.6 - SR.1 are invalid while SR.7 = "0".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| SR.5 = ERASE AND CLEAR BLOCK LOCK-BITS STATUS (ECBLBS)<br>1 = Error in Block Erase, Full Chip Erase or Clear Block Lock-Bits<br>0 = Successful Block Erase, Full Chip Erase or Clear Block Lock-Bits | If both SR.5 and SR.4 are "1"s after a Block Erase, Full Chip Erase or Lock-Bit configuration attempt, an improper command sequence was entered.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| SR.4 = WORD WRITE AND SET LOCK-BIT STATUS (WWSLBS)<br>1 = Error in Word Write or Set Block/Permanent Lock-Bit<br>0 = Successful Word Write or Set Block/Permanent Lock-Bit                           | SR.3 does not provide a continuous indication of F-V <sub>CCW</sub> level. The WSM (Write State Machine) interrogates and indicates the F-V <sub>CCW</sub> level only after Block Erase, Full Chip Erase, Word Write, OTP Write or Lock-Bit Configuration command sequences. SR.3 is not guaranteed to reports accurate feedback only when F-V <sub>CCW</sub> ≠ V <sub>CCWH1/2</sub> .                                                                                                                                                                                                                                                       |
| SR.3 = F-V <sub>CCW</sub> STATUS (VCCWS)<br>1 = F-V <sub>CCW</sub> Low Detect, Operation Abort<br>0 = F-V <sub>CCW</sub> OK                                                                          | SR.1 does not provide a continuous indication of permanent and block lock-bit and F- $\overline{WP}$ values. The WSM interrogates the permanent lock-bit, block lock-bit and F- $\overline{WP}$ only after Block Erase, Full Chip Erase, Word Write, OTP Write or Lock-Bit Configuration command sequences. It informs the system, depending on the attempted operation, if the block lock-bit is set, permanent lock-bit is set and/or F- $\overline{WP}$ is V <sub>IL</sub> . Reading the block lock and permanent lock configuration codes after writing the Read Identifier Codes command indicates permanent and block lock-bit status. |
| SR.2 = WORD WRITE SUSPEND STATUS (WWSS)<br>1 = Word Write Suspended<br>0 = Word Write in Progress/Completed                                                                                          | SR.0 is reserved for future use and should be masked out when polling the status register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| SR.1 = DEVICE PROTECT STATUS (DPS)<br>1 = Block Lock-Bit, Permanent Lock-Bit and/or F- $\overline{WP}$ Lock Detected, Operation Abort<br>0 = Unlocked                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| SR.0 = RESERVED FOR FUTURE ENHANCEMENTS (R)                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

## 7. Memory Map for Flash Memory

| Top Boot   |                           |
|------------|---------------------------|
| [A19 ~ A0] |                           |
| FFFFF      | 4K-word Boot Block 0      |
| FF000      | 4K-word Boot Block 1      |
| FEFFF      | 4K-word Parameter Block 0 |
| FE000      | 4K-word Parameter Block 1 |
| FDFFF      | 4K-word Parameter Block 2 |
| FD000      | 4K-word Parameter Block 3 |
| FCFFF      | 4K-word Parameter Block 4 |
| FC000      | 4K-word Parameter Block 5 |
| FBFFF      | 32K-word Main Block 0     |
| FB000      | 32K-word Main Block 1     |
| FAFFF      | 32K-word Main Block 2     |
| FA000      | 32K-word Main Block 3     |
| F9FFF      | 32K-word Main Block 4     |
| F9000      | 32K-word Main Block 5     |
| F8FFF      | 32K-word Main Block 6     |
| F8000      | 32K-word Main Block 7     |
| F7FFF      | 32K-word Main Block 8     |
| F0000      | 32K-word Main Block 9     |
| EFFFF      | 32K-word Main Block 10    |
| E8000      | 32K-word Main Block 11    |
| E7FFF      | 32K-word Main Block 12    |
| E0000      | 32K-word Main Block 13    |
| DFFFF      | 32K-word Main Block 14    |
| D8000      | 32K-word Main Block 15    |
| D7FFF      | 32K-word Main Block 16    |
| D0000      | 32K-word Main Block 17    |
| CFFFF      | 32K-word Main Block 18    |
| C8000      | 32K-word Main Block 19    |
| C7FFF      | 32K-word Main Block 20    |
| C0000      | 32K-word Main Block 21    |
| BFFFF      | 32K-word Main Block 22    |
| B8000      | 32K-word Main Block 23    |
| B7FFF      | 32K-word Main Block 24    |
| B0000      | 32K-word Main Block 25    |
| AFFFF      | 32K-word Main Block 26    |
| A8000      | 32K-word Main Block 27    |
| A7FFF      | 32K-word Main Block 28    |
| A0000      | 32K-word Main Block 29    |
| 9FFFF      | 32K-word Main Block 30    |
| 98000      |                           |
| 97FFF      |                           |
| 90000      |                           |
| 8FFFF      |                           |
| 88000      |                           |
| 87FFF      |                           |
| 80000      |                           |
| 7FFFF      |                           |
| 78000      |                           |
| 77FFF      |                           |
| 70000      |                           |
| 6FFFF      |                           |
| 68000      |                           |
| 67FFF      |                           |
| 60000      |                           |
| 5FFFF      |                           |
| 58000      |                           |
| 57FFF      |                           |
| 50000      |                           |
| 4FFFF      |                           |
| 48000      |                           |
| 47FFF      |                           |
| 40000      |                           |
| 3FFFF      |                           |
| 38000      |                           |
| 37FFF      |                           |
| 30000      |                           |
| 2FFFF      |                           |
| 28000      |                           |
| 27FFF      |                           |
| 20000      |                           |
| 1FFFF      |                           |
| 18000      |                           |
| 17FFF      |                           |
| 10000      |                           |
| 0FFFF      |                           |
| 08000      |                           |
| 07FFF      |                           |
| 00000      |                           |

## 8. Absolute Maximum Ratings

| Symbol             | Parameter                  | Notes   | Ratings       |  | Unit |
|--------------------|----------------------------|---------|---------------|--|------|
| V <sub>CC</sub>    | Supply voltage             | 1,2     | -0.2 to +3.6  |  | V    |
| V <sub>IN</sub>    | Input voltage              | 1,2,3,4 | -0.2 to +3.6  |  | V    |
| T <sub>A</sub>     | Operating temperature      |         | -40 to +85    |  | °C   |
| T <sub>STG</sub>   | Storage temperature        |         | -65 to +125   |  | °C   |
| F-V <sub>CCW</sub> | F-V <sub>CCW</sub> voltage | 1,3,5   | -0.3 to +13.0 |  | V    |

Notes:

1. The maximum applicable voltage on any pins with respect to GND.
2. Except F-V<sub>CCW</sub>.
3. -1.0V undershoot and V<sub>CC</sub> +1.0V overshoot are allowed when the pulse width is less than 20 nsec.
4. V<sub>IN</sub> should not be over V<sub>CC</sub> +0.3V .
5. Applying 12V  $\pm$ 0.3V to F-V<sub>CCW</sub> during erase/write can only be done for a maximum of 1000 cycles on each block. F-V<sub>CCW</sub> may be connected to 12V  $\pm$ 0.3V for total of 80 hours maximum. +13.0V overshoot is allowed when the pulse width is less than 20 nsec.

## 9. Recommended DC Operating Conditions

(T<sub>A</sub> = -40°C to +85°C)

| Symbol            | Parameter      | Notes | Min. | Typ. | Max.                 | Unit |
|-------------------|----------------|-------|------|------|----------------------|------|
| F-V <sub>CC</sub> | Supply Voltage |       | 2.7  | 3.0  | 3.6                  | V    |
| S-V <sub>CC</sub> | Supply Voltage |       | 2.7  | 3.0  | 3.3                  | V    |
| V <sub>IH</sub>   | Input Voltage  | 1     | 2    |      | V <sub>CC</sub> +0.2 | V    |
| V <sub>IL</sub>   | Input Voltage  |       | -0.2 |      | 0.4                  | V    |

Note:

1. V<sub>CC</sub> is the lower of F-V<sub>CC</sub> or S-V<sub>CC</sub>.

## 10. Pin Capacitance<sup>(1)</sup>

(T<sub>A</sub> = 25°C, f = 1MHz)

| Symbol           | Parameter         | Notes | Min. | Typ. | Max. | Unit | Condition             |
|------------------|-------------------|-------|------|------|------|------|-----------------------|
| C <sub>IN</sub>  | Input capacitance |       |      |      | 15   | pF   | V <sub>IN</sub> = 0V  |
| C <sub>I/O</sub> | I/O capacitance   |       |      |      | 20   | pF   | V <sub>I/O</sub> = 0V |

Note:

1. Sampled but not 100% tested.

11. DC Electrical Characteristics<sup>(6)</sup>

## DC Electrical Characteristics

(T<sub>A</sub> = -40°C to +85°C, F-V<sub>CC</sub> = 2.7V to 3.6V, S-V<sub>CC</sub> = 2.7V to 3.3V)

| Symbol                                   | Parameter                                                                        | Notes | Min. | Typ. <sup>(1)</sup> | Max.  | Unit | Conditions                                                                                                           |
|------------------------------------------|----------------------------------------------------------------------------------|-------|------|---------------------|-------|------|----------------------------------------------------------------------------------------------------------------------|
| I <sub>LI</sub>                          | Input Leakage Current                                                            |       |      |                     | ± 1.5 | µA   | V <sub>IN</sub> = V <sub>CC</sub> or GND                                                                             |
| I <sub>LO</sub>                          | Output Leakage Current                                                           |       |      |                     | ± 1.5 | µA   | V <sub>OUT</sub> = V <sub>CC</sub> or GND                                                                            |
| I <sub>CCS</sub>                         | F-V <sub>CC</sub> Standby Current                                                | 4     |      | 2                   | 15    | µA   | CMOS Input<br>F- <u>CE</u> = F- <u>RP</u> = F-V <sub>CC</sub> ± 0.2V                                                 |
|                                          |                                                                                  |       |      | 0.2                 | 2     | mA   | TTL Input<br>F- <u>CE</u> = F- <u>RP</u> = V <sub>IH</sub>                                                           |
| I <sub>CCAS</sub>                        | F-V <sub>CC</sub> Auto Power-Save Current                                        | 3,4   |      | 2                   | 15    | µA   | CMOS Input<br>F- <u>CE</u> = GND ± 0.2V                                                                              |
| I <sub>CCD</sub>                         | F-V <sub>CC</sub> Reset Power-Down Current                                       | 4     |      | 2                   | 15    | µA   | F- <u>RP</u> = GND ± 0.2V<br>I <sub>OUT</sub> (F-RY/ <u>BY</u> ) = 0mA                                               |
| I <sub>CCR</sub>                         | F-V <sub>CC</sub> Read Current                                                   | 4     |      | 15                  | 25    | mA   | CMOS Input<br>F- <u>CE</u> = GND, f = 5MHz, I <sub>OUT</sub> = 0mA                                                   |
|                                          |                                                                                  |       |      |                     | 30    | mA   | TTL Input<br>F- <u>CE</u> = V <sub>IL</sub> , f = 5MHz, I <sub>OUT</sub> = 0mA                                       |
| I <sub>CCW</sub>                         | F-V <sub>CC</sub> Word Write or Set Lock-Bit Current                             | 2     |      | 5                   | 17    | mA   | F-V <sub>CCW</sub> = V <sub>CCWH1</sub>                                                                              |
|                                          |                                                                                  |       |      | 5                   | 12    | mA   | F-V <sub>CCW</sub> = V <sub>CCWH2</sub>                                                                              |
| I <sub>CCE</sub>                         | F-V <sub>CC</sub> Block Erase, Full Chip Erase or Clear Block Lock-Bits Current  | 2     |      | 4                   | 17    | mA   | F-V <sub>CCW</sub> = V <sub>CCWH1</sub>                                                                              |
|                                          |                                                                                  |       |      | 4                   | 12    | mA   | F-V <sub>CCW</sub> = V <sub>CCWH2</sub>                                                                              |
| I <sub>CCWS</sub><br>I <sub>CCES</sub>   | F-V <sub>CC</sub> Word Write or Block Erase Suspend Current                      |       |      | 1                   | 6     | mA   | F- <u>CE</u> = V <sub>IH</sub>                                                                                       |
| I <sub>CCWS</sub><br>I <sub>CCWR</sub>   | F-V <sub>CCW</sub> Standby or Read Current                                       | 4     |      | ± 2                 | ± 15  | µA   | F-V <sub>CCW</sub> ≤ F-V <sub>CC</sub>                                                                               |
|                                          |                                                                                  |       |      | 10                  | 200   | µA   | F-V <sub>CCW</sub> > F-V <sub>CC</sub>                                                                               |
| I <sub>CCWAS</sub>                       | F-V <sub>CCW</sub> Auto Power-Save Current                                       | 3,4   |      | 0.1                 | 5     | µA   | CMOS Input<br>F- <u>CE</u> = GND ± 0.2V                                                                              |
| I <sub>CCWD</sub>                        | F-V <sub>CCW</sub> Reset Power-Down Current                                      | 4     |      | 0.1                 | 5     | µA   | F- <u>RP</u> = GND ± 0.2V                                                                                            |
| I <sub>CCWW</sub>                        | F-V <sub>CCW</sub> Word Write or Set Lock-Bit Current                            | 2     |      | 12                  | 40    | mA   | F-V <sub>CCW</sub> = V <sub>CCWH1</sub>                                                                              |
|                                          |                                                                                  |       |      |                     | 30    | mA   | F-V <sub>CCW</sub> = V <sub>CCWH2</sub>                                                                              |
| I <sub>CCWE</sub>                        | F-V <sub>CCW</sub> Block Erase, Full Chip Erase or Clear Block Lock-Bits Current | 2     |      | 8                   | 25    | mA   | F-V <sub>CCW</sub> = V <sub>CCWH1</sub>                                                                              |
|                                          |                                                                                  |       |      |                     | 20    | mA   | F-V <sub>CCW</sub> = V <sub>CCWH2</sub>                                                                              |
| I <sub>CCWWS</sub><br>I <sub>CCWES</sub> | F-V <sub>CCW</sub> Word Write or Block Erase Suspend Current                     |       |      | 10                  | 200   | µA   | F-V <sub>CCW</sub> = V <sub>CCWH1/2</sub>                                                                            |
| I <sub>SB</sub>                          | S-V <sub>CC</sub> Standby Current                                                |       |      |                     | 10    | µA   | S- <u>CE</u> <sub>1</sub> , S- <u>CE</u> <sub>2</sub> ≥ S-V <sub>CC</sub> - 0.2V or S- <u>CE</u> <sub>2</sub> ≤ 0.2V |
| I <sub>SB1</sub>                         | S-V <sub>CC</sub> Standby Current                                                |       |      |                     | 3     | mA   | S- <u>CE</u> <sub>1</sub> = V <sub>IH</sub> or S- <u>CE</u> <sub>2</sub> = V <sub>IL</sub>                           |

DC Electrical Characteristics (Continue)  
( $T_A = -40^\circ\text{C}$  to  $+85^\circ\text{C}$ ,  $\text{F-V}_{\text{CC}} = 2.7\text{V}$  to  $3.6\text{V}$ ,  $\text{S-V}_{\text{CC}} = 2.7\text{V}$  to  $3.3\text{V}$ )

| Symbol             | Parameter                                                                                                       | Notes | Min. | Typ. <sup>(1)</sup> | Max.                         | Unit | Conditions                                                                                                                                                                                                                                                                                 |
|--------------------|-----------------------------------------------------------------------------------------------------------------|-------|------|---------------------|------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $I_{\text{CC1}}$   | S- $\text{V}_{\text{CC}}$ Operation Current                                                                     |       |      |                     | 45                           | mA   | $\text{S-}\overline{\text{CE}}_1 = \text{V}_{\text{IL}}$ ,<br>$\text{S-}\overline{\text{CE}}_2 = \text{V}_{\text{IH}}$ ,<br>$\text{V}_{\text{IN}} = \text{V}_{\text{IL}}$ or $\text{V}_{\text{IH}}$<br>$t_{\text{CYCLE}} = \text{Min.}$<br>$I_{\text{I/O}} = 0\text{mA}$                   |
| $I_{\text{CC2}}$   | S- $\text{V}_{\text{CC}}$ Operation Current                                                                     |       |      |                     | 8                            | mA   | $\text{S-}\overline{\text{CE}}_1 = 0.2\text{V}$ ,<br>$\text{S-}\overline{\text{CE}}_2 = \text{S-V}_{\text{CC}} - 0.2\text{V}$ ,<br>$\text{V}_{\text{IN}} = \text{S-V}_{\text{CC}} - 0.2\text{V}$<br>or $0.2\text{V}$<br>$t_{\text{CYCLE}} = 1\mu\text{s}$<br>$I_{\text{I/O}} = 0\text{mA}$ |
| $V_{\text{IL}}$    | Input Low Voltage                                                                                               | 2     | -0.2 |                     | 0.4                          | V    |                                                                                                                                                                                                                                                                                            |
| $V_{\text{IH}}$    | Input High Voltage                                                                                              | 2     | 2    |                     | $\text{V}_{\text{CC}} + 0.2$ | V    |                                                                                                                                                                                                                                                                                            |
| $V_{\text{OL}}$    | Output Low Voltage                                                                                              | 2,7   |      |                     | 0.4                          | V    | $I_{\text{OL}} = 0.5\text{mA}$                                                                                                                                                                                                                                                             |
| $V_{\text{OH}}$    | Output High Voltage                                                                                             | 2,7   | 2    |                     |                              | V    | $I_{\text{OH}} = -0.5\text{mA}$                                                                                                                                                                                                                                                            |
| $V_{\text{CCWLK}}$ | F- $\text{V}_{\text{CCW}}$ Lockout during Normal Operations                                                     | 2,5   |      |                     | 1.5                          | V    |                                                                                                                                                                                                                                                                                            |
| $V_{\text{CCWH1}}$ | F- $\text{V}_{\text{CCW}}$ during Block Erase, Full Chip Erase, Word Write or Lock-Bit configuration Operations |       | 2.7  |                     | 3.6                          | V    |                                                                                                                                                                                                                                                                                            |
| $V_{\text{CCWH2}}$ | F- $\text{V}_{\text{CCW}}$ during Block Erase, Full Chip Erase, Word Write or Lock-Bit configuration Operations | 8     | 11.7 |                     | 12.3                         | V    |                                                                                                                                                                                                                                                                                            |
| $V_{\text{LKO}}$   | F- $\text{V}_{\text{CC}}$ Lockout Voltage                                                                       |       | 2    |                     |                              | V    |                                                                                                                                                                                                                                                                                            |

Notes:

1. All currents are in RMS unless otherwise noted. Reference values at  $\text{V}_{\text{CC}} = 3.0\text{V}$  and  $T_A = +25^\circ\text{C}$ .
2. Sampled, not 100% tested.
3. The Automatic Power Savings (APS) feature is placed automatically power save mode that addresses not switching more than 300ns while read mode.
4. CMOS inputs are either  $\text{V}_{\text{CC}} \pm 0.2\text{V}$  or  $\text{GND} \pm 0.2\text{V}$ . TTL inputs are either  $\text{V}_{\text{IL}}$  or  $\text{V}_{\text{IH}}$ .
5. Block erases, full chip erase, word writes and lock-bits configurations are inhibited when  $\text{F-V}_{\text{CCW}} \leq \text{V}_{\text{CCWLK}}$  and not guaranteed in the range between  $\text{V}_{\text{CCWLK}}$  (max.) and  $\text{V}_{\text{CCWH1}}$  (min.), between  $\text{V}_{\text{CCWH1}}$  (max.) and  $\text{V}_{\text{CCWH2}}$  (min.), and above  $\text{V}_{\text{CCWH2}}$  (max.).
6.  $\text{V}_{\text{CC}}$  includes both F- $\text{V}_{\text{CC}}$  and S- $\text{V}_{\text{CC}}$ .
7. Includes F-RY/ $\overline{\text{BY}}$ .
8. Applying  $\text{V}_{\text{CCWH2}}$  to F- $\text{V}_{\text{CCW}}$  during erase/write can only be done for a maximum of 1000 cycles on each block. F- $\text{V}_{\text{CCW}}$  may be connected to  $\text{V}_{\text{CCWH2}}$  for a total of 80 hours maximum.

## 12. AC Electrical Characteristics for Flash Memory

### 12.1 AC Test Conditions

|                                    |                     |
|------------------------------------|---------------------|
| Input pulse level                  | 0 V to 2.7 V        |
| Input rise and fall time           | 10 ns               |
| Input and Output timing Ref. level | 1.35 V              |
| Output load                        | 1TTL + $C_L$ (50pF) |

### 12.2 Read Cycle

( $T_A = -40^\circ\text{C}$  to  $+85^\circ\text{C}$ ,  $F-V_{CC} = 2.7\text{V}$  to  $3.6\text{V}$ )

| Symbol     | Parameter                                                                                       | Notes | Min. | Max. | Unit |
|------------|-------------------------------------------------------------------------------------------------|-------|------|------|------|
| $t_{AVAV}$ | Read Cycle Time                                                                                 |       | 90   |      | ns   |
| $t_{AVQV}$ | Address to Output Delay                                                                         |       |      | 90   | ns   |
| $t_{ELQV}$ | $F-\overline{CE}$ to Output Delay                                                               | 1     |      | 90   | ns   |
| $t_{PHQV}$ | $F-\overline{RP}$ High to Output Delay                                                          |       |      | 600  | ns   |
| $t_{GLQV}$ | $F-\overline{OE}$ to Output Delay                                                               | 1     |      | 40   | ns   |
| $t_{ELQX}$ | $F-\overline{CE}$ to Output in Low-Z                                                            |       | 0    |      | ns   |
| $t_{EHQZ}$ | $F-\overline{CE}$ High to Output in High-Z                                                      |       |      | 40   | ns   |
| $t_{GLQX}$ | $F-\overline{OE}$ to Output in Low-Z                                                            |       | 0    |      | ns   |
| $t_{GHQZ}$ | $F-\overline{OE}$ High to Output in High-Z                                                      |       |      | 15   | ns   |
| $t_{OH}$   | Output Hold form Address, $F-\overline{CE}$ or $F-\overline{OE}$ Change, Whichever Occurs First |       | 0    |      | ns   |

Note:

1.  $F-\overline{OE}$  may be delayed up to  $t_{ELQV} - t_{GLQV}$  after the falling edge of  $F-\overline{CE}$  without impact on  $t_{ELQV}$ .

12.3 Write Cycle (F- $\overline{WE}$  Controlled)<sup>(1,5)</sup>(T<sub>A</sub> = -40°C to +85°C, F-V<sub>CC</sub> = 2.7V to 3.6V)

| Symbol            | Parameter                                                                            | Notes | Min. | Max. | Unit |
|-------------------|--------------------------------------------------------------------------------------|-------|------|------|------|
| t <sub>AVAV</sub> | Write Cycle Time                                                                     |       | 90   |      | ns   |
| t <sub>PHWL</sub> | F- $\overline{RP}$ High Recovery to F- $\overline{WE}$ Going Low                     | 2     | 1    |      | μs   |
| t <sub>ELWL</sub> | F- $\overline{CE}$ Setup to F- $\overline{WE}$ Going Low                             |       | 10   |      | ns   |
| t <sub>WLWH</sub> | F- $\overline{WE}$ Pulse Width                                                       |       | 50   |      | ns   |
| t <sub>SHWH</sub> | F- $\overline{WP}$ V <sub>IH</sub> Setup to F- $\overline{WE}$ Going High            | 2     | 100  |      | ns   |
| t <sub>VPWH</sub> | F-V <sub>CCW</sub> Setup to F- $\overline{WE}$ Going High                            | 2     | 100  |      | ns   |
| t <sub>AVWH</sub> | Address Setup to F- $\overline{WE}$ Going High                                       | 3     | 50   |      | ns   |
| t <sub>DVWH</sub> | Data Setup to F- $\overline{WE}$ Going High                                          | 3     | 50   |      | ns   |
| t <sub>WHDX</sub> | Data Hold from F- $\overline{WE}$ High                                               |       | 0    |      | ns   |
| t <sub>WHAX</sub> | Address Hold from F- $\overline{WE}$ High                                            |       | 0    |      | ns   |
| t <sub>WHEH</sub> | F- $\overline{CE}$ Hold from F- $\overline{WE}$ High                                 |       | 10   |      | ns   |
| t <sub>WHWL</sub> | F- $\overline{WE}$ Pulse Width High                                                  |       | 30   |      | ns   |
| t <sub>WHRL</sub> | F- $\overline{WE}$ going High to F-RY/ $\overline{BY}$ Going Low or SR.7 Going "0"   |       |      | 100  | ns   |
| t <sub>WHGL</sub> | Write Recovery before Read                                                           |       | 0    |      | ns   |
| t <sub>QVVL</sub> | F-V <sub>CCW</sub> V <sub>IH</sub> Hold from Valid SRD, F-RY/ $\overline{BY}$ High-Z | 2,4   | 0    |      | ns   |
| t <sub>QVSL</sub> | F- $\overline{WP}$ V <sub>IH</sub> Hold from Valid SRD, F-RY/ $\overline{BY}$ High-Z | 2,4   | 0    |      | ns   |

Notes:

1. Read timing characteristics during block erase, full chip erase, word write and lock-bit configurations are the same as during read-only operations. Refer to AC Characteristics for Read Cycle.
2. Sampled, not 100% tested.
3. Refer to Section 5. Command Definitions for Flash Memory for valid A<sub>IN</sub> and D<sub>IN</sub> for block erase, full chip erase, word write or lock-bit configuration.
4. F-V<sub>CCW</sub> should be held at V<sub>CCWH1/2</sub> until determination of block erase, full chip erase, word write or lock-bit configuration success (SR.1/3/4/5 = 0).
5. It is written when F- $\overline{CE}$  and F- $\overline{WE}$  are active. The address and data needed to execute a command are latched on the rising edge of F- $\overline{WE}$  or F- $\overline{CE}$  (Whichever goes high first).

12.4 Write Cycle (F- $\overline{CE}$  Controlled)<sup>(1,5)</sup>(T<sub>A</sub> = -40°C to +85°C, F-V<sub>CC</sub> = 2.7V to 3.6V)

| Symbol            | Parameter                                                                            | Notes | Min. | Max. | Unit |
|-------------------|--------------------------------------------------------------------------------------|-------|------|------|------|
| t <sub>AVAV</sub> | Write Cycle Time                                                                     |       | 90   |      | ns   |
| t <sub>PHEL</sub> | F- $\overline{RP}$ High Recovery to F- $\overline{CE}$ Going Low                     | 2     | 1    |      | μs   |
| t <sub>WLEL</sub> | F- $\overline{WE}$ Setup to F- $\overline{CE}$ Going Low                             |       | 0    |      | ns   |
| t <sub>ELEH</sub> | F- $\overline{CE}$ Pulse Width                                                       |       | 65   |      | ns   |
| t <sub>SHEH</sub> | F- $\overline{WP}$ V <sub>IH</sub> Setup to F- $\overline{CE}$ Going High            | 2     | 100  |      | ns   |
| t <sub>VPEH</sub> | F-V <sub>CCW</sub> Setup to F- $\overline{CE}$ Going High                            | 2     | 100  |      | ns   |
| t <sub>AVEH</sub> | Address Setup to F- $\overline{CE}$ Going High                                       | 3     | 50   |      | ns   |
| t <sub>DVEH</sub> | Data Setup to F- $\overline{CE}$ Going High                                          | 3     | 50   |      | ns   |
| t <sub>EHDX</sub> | Data Hold from F- $\overline{CE}$ High                                               |       | 0    |      | ns   |
| t <sub>EHAX</sub> | Address Hold from F- $\overline{CE}$ High                                            |       | 0    |      | ns   |
| t <sub>EHWH</sub> | F- $\overline{WE}$ Hold from F- $\overline{CE}$ High                                 |       | 0    |      | ns   |
| t <sub>EHEL</sub> | F- $\overline{CE}$ Pulse Width High                                                  |       | 25   |      | ns   |
| t <sub>EHRL</sub> | F- $\overline{CE}$ going High to F-RY/ $\overline{BY}$ Going Low or SR.7 Going "0"   |       |      | 100  | ns   |
| t <sub>EHGL</sub> | Write Recovery before Read                                                           |       | 0    |      | ns   |
| t <sub>QVVL</sub> | F-V <sub>CCW</sub> V <sub>IH</sub> Hold from Valid SRD, F-RY/ $\overline{BY}$ High-Z | 2,4   | 0    |      | ns   |
| t <sub>QVSL</sub> | F- $\overline{WP}$ V <sub>IH</sub> Hold from Valid SRD, F-RY/ $\overline{BY}$ High-Z | 2,4   | 0    |      | ns   |

Notes:

1. In systems where F- $\overline{CE}$  defines the write pulse width (within a longer F- $\overline{WE}$  timing waveform), all setup, hold and inactive F- $\overline{WE}$  times should be measured relative to the F- $\overline{CE}$  waveform.
2. Sampled, not 100% tested.
3. Refer to Section 5. Command Definitions for Flash Memory for valid A<sub>IN</sub> and D<sub>IN</sub> for block erase, full chip erase, word write or lock-bit configuration.
4. F-V<sub>CCW</sub> should be held at V<sub>CCWH1/2</sub> until determination of block erase, full chip erase, word write or lock-bit configuration success (SR.1/3/4/5=0).
5. It is written when F- $\overline{CE}$  and F- $\overline{WE}$  are active. The address and data needed to execute a command are latched on the rising edge of F- $\overline{WE}$  or F- $\overline{CE}$  (Whichever goes high first).

12.5 Block Erase, Full Chip Erase, Word Write and Lock-Bits Configuration Performance<sup>(3)</sup>(T<sub>A</sub> = -40°C to +85°C, F-V<sub>CC</sub> = 2.7V to 3.6V)

| Symbol                                   | Parameter                                                   | Notes          | F-V <sub>CCW</sub> = 2.7V to 3.6V |                     |      | F-V <sub>CCW</sub> = 11.7V to 12.3V |                     |      | Unit |
|------------------------------------------|-------------------------------------------------------------|----------------|-----------------------------------|---------------------|------|-------------------------------------|---------------------|------|------|
|                                          |                                                             |                | Min.                              | Typ. <sup>(1)</sup> | Max. | Min.                                | Typ. <sup>(1)</sup> | Max. |      |
| t <sub>WHQV1</sub><br>t <sub>EHQV1</sub> | Word Write Time                                             | 32K-Word Block | 2                                 | 33                  | 200  |                                     | 20                  |      | μs   |
|                                          |                                                             | 4K-Word Block  | 2                                 | 36                  | 200  |                                     | 27                  |      | μs   |
|                                          | Block Write Time                                            | 32K-Word Block | 2                                 | 1.1                 | 4    |                                     | 0.66                |      | s    |
|                                          |                                                             | 4K-Word Block  | 2                                 | 0.15                | 0.5  |                                     | 0.12                |      | s    |
| t <sub>WHQV2</sub><br>t <sub>EHQV2</sub> | Block Erase Time                                            | 32K-Word Block | 2                                 | 1.2                 | 6    |                                     | 0.9                 |      | s    |
|                                          |                                                             | 4K-Word Block  | 2                                 | 0.6                 | 5    |                                     | 0.5                 |      | s    |
|                                          | Full Chip Erase Time                                        |                | 2                                 | 42                  | 210  |                                     | 32                  |      | s    |
| t <sub>WHQV3</sub><br>t <sub>EHQV3</sub> | Set Lock-Bit Time                                           |                | 2                                 | 56                  | 200  |                                     | 42                  |      | μs   |
| t <sub>WHQV4</sub><br>t <sub>EHQV4</sub> | Clear Block Lock-Bits Time                                  |                | 2                                 | 1                   | 5    |                                     | 0.69                |      | s    |
| t <sub>WHRZ1</sub><br>t <sub>EHRZ1</sub> | Word Write Suspend Latency Time to Read                     |                | 4                                 | 6                   | 15   |                                     | 6                   | 15   | μs   |
| t <sub>WHRZ2</sub><br>t <sub>EHRZ2</sub> | Block Erase Suspend Latency Time to Read                    |                | 4                                 | 16                  | 30   |                                     | 16                  | 30   | μs   |
| t <sub>ERES</sub>                        | Block Erase Resume command<br>- Block Erase Suspend command | 5              | 600                               |                     |      | 600                                 |                     |      | μs   |

Notes:

1. Reference values at T<sub>A</sub> = +25°C and F-V<sub>CC</sub> = 3.0V, F-V<sub>CCW</sub> = 3.0V or 12.0V. Assumes corresponding lock-bits are not set. Subject to change based on device characterization.
2. Excludes system-level overhead.
3. Sampled, not 100% tested.
4. A Latency time is required from issuing suspend command (F-W<sub>E</sub> or F-C<sub>E</sub> going high) until F-RY/B<sub>Y</sub> going High-Z or SR.7 going “1”.
5. If the time between writing the Block Erase Resume command and writing the Block Erase Suspend command is shorter than t<sub>ERES</sub> and both commands are written repeatedly, a longer time is required than standard block erase until the completion of the operation.

## 12.6 Flash Memory AC Characteristics Timing Chart

Read Cycle Timing Chart

Write Cycle Timing Chart (F-W $\overline{E}$  Controlled)

## Notes:

1. F-VCC power-up and standby.
2. Write each setup command.
3. Write each confirm command or valid address and data.
4. Automated erase or program delay.
5. Read status register data.
6. Write Read Array command.

Write Cycle Timing Chart (F- $\overline{CE}$  Controlled)



Notes:

1. F-VCC power-up and standby.
2. Write each setup command.
3. Write each confirm command or valid address and data.
4. Automated erase or program delay.
5. Read status register data.
6. Write Read Array command.

12.7 Reset Operations<sup>(1,2)</sup>(T<sub>A</sub> = -40°C to +85°C, F-V<sub>CC</sub> = 2.7V to 3.6V)

| Symbol            | Parameter                                                                                                                       | Notes | Min. | Max. | Unit |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------|-------|------|------|------|
| t <sub>PLPH</sub> | F- $\overline{RP}$ Pulse Low Time<br>(If F- $\overline{RP}$ is tied to V <sub>CC</sub> , this specification is not applicable.) |       | 100  |      | ns   |
| t <sub>PLRZ</sub> | F- $\overline{RP}$ Low to Reset during Block Erase, Full Chip Erase, Word Write or lock-bit configuration                       |       |      | 30   | μs   |
| t <sub>VPH</sub>  | F-V <sub>CC</sub> = 2.7V to F- $\overline{RP}$ High                                                                             | 3     | 100  |      | ns   |

Notes:

1. If F- $\overline{RP}$  is asserted while a block erase, full chip erase, word write or lock-bit configuration operation is not executing, the reset will complete within 100ns.
2. A reset time, t<sub>PHQV</sub>, is required from the later of F-RY/ $\overline{BY}$  (SR.7) going High-Z ("1") or F- $\overline{RP}$  going high until outputs are valid. Refer to AC Characteristics-Read Cycle for t<sub>PHQV</sub>.
3. When the device power-up, holding F- $\overline{RP}$  low minimum 100ns is required after F-V<sub>CC</sub> has been in predefined range and also has been in stable there.

AC Waveform for Reset Operation

(A) Reset During Read Array Mode



(B) Reset During Block Erase, Full Chip Erase, Word Write or Lock-Bit configuration



### 13. AC Electrical Characteristics for SRAM

#### 13.1 AC Test Conditions

|                                    |                                            |
|------------------------------------|--------------------------------------------|
| Input pulse level                  | 0.4 V to 2.2 V                             |
| Input rise and fall time           | 5 ns                                       |
| Input and Output timing Ref. level | 1.5 V                                      |
| Output load                        | 1TTL +C <sub>L</sub> (30pF) <sup>(1)</sup> |

Note:

1. Including scope and socket capacitance.

#### 13.2 Read Cycle

(T<sub>A</sub> = -40°C to +85°C, S-V<sub>CC</sub> = 2.7V to 3.3V)

| Symbol            | Parameter                                                         | Notes | Min. | Max. | Unit |
|-------------------|-------------------------------------------------------------------|-------|------|------|------|
| t <sub>RC</sub>   | Read Cycle Time                                                   |       | 85   |      | ns   |
| t <sub>AA</sub>   | Address access time                                               |       |      | 85   | ns   |
| t <sub>ACE1</sub> | Chip enable access time (S- $\overline{CE}_1$ )                   |       |      | 85   | ns   |
| t <sub>ACE2</sub> | Chip enable access time (S- $CE_2$ )                              |       |      | 85   | ns   |
| t <sub>BE</sub>   | Byte enable access time                                           |       |      | 85   | ns   |
| t <sub>OE</sub>   | Output enable to output valid                                     |       |      | 45   | ns   |
| t <sub>OH</sub>   | Output hold from address change                                   |       | 15   |      | ns   |
| t <sub>LZ1</sub>  | S- $\overline{CE}_1$ Low to output active                         | 1     | 10   |      | ns   |
| t <sub>LZ2</sub>  | S- $CE_2$ High to output active                                   | 1     | 10   |      | ns   |
| t <sub>OLZ</sub>  | S- $\overline{OE}$ Low to output active                           | 1     | 5    |      | ns   |
| t <sub>BLZ</sub>  | S- $\overline{UB}$ or S- $\overline{LB}$ Low to output active     | 1     | 10   |      | ns   |
| t <sub>HZ1</sub>  | S- $\overline{CE}_1$ High to output in High-Z                     | 1     | 0    | 25   | ns   |
| t <sub>HZ2</sub>  | S- $CE_2$ Low to output in High-Z                                 | 1     | 0    | 25   | ns   |
| t <sub>OHZ</sub>  | S- $\overline{OE}$ High to output in High-Z                       | 1     | 0    | 25   | ns   |
| t <sub>BHZ</sub>  | S- $\overline{UB}$ or S- $\overline{LB}$ High to output in High-Z | 1     | 0    | 25   | ns   |

Note:

1. Active output to High-Z and High-Z to output active tests specified for a  $\pm 200$ mV transition from steady state levels into the test load.

## 13.3 Write Cycle

(TA = -40°C to +85°C, S-VCC = 2.7V to 3.3V)

| Symbol          | Parameter                     | Notes | Min. | Max. | Unit |
|-----------------|-------------------------------|-------|------|------|------|
| t <sub>WC</sub> | Write cycle time              |       | 85   |      | ns   |
| t <sub>CW</sub> | Chip enable to end of write   |       | 70   |      | ns   |
| t <sub>AW</sub> | Address valid to end of write |       | 70   |      | ns   |
| t <sub>BW</sub> | Byte select time              |       | 70   |      | ns   |
| t <sub>AS</sub> | Address setup time            |       | 0    |      | ns   |
| t <sub>WP</sub> | Write pulse width             |       | 60   |      | ns   |
| t <sub>WR</sub> | Write recovery time           |       | 0    |      | ns   |
| t <sub>DW</sub> | Input data setup time         |       | 35   |      | ns   |
| t <sub>DH</sub> | Input data hold time          |       | 0    |      | ns   |
| t <sub>ow</sub> | S-WE High to output active    | 1     | 5    |      | ns   |
| t <sub>wz</sub> | S-WE Low to output in High-Z  | 1     | 0    | 25   | ns   |

Note:

1. Active output to High-Z and High-Z to output active tests specified for a  $\pm 200\text{mV}$  transition from steady state levels into the test load.

## 13.4 SRAM AC Characteristics Timing Chart

Read Cycle Timing Chart

Write Cycle Timing Chart (S-W<sup>E</sup> Controlled)

## Notes:

1. A write occurs during the overlap of a low S-CE<sub>1</sub>, a high S-CE<sub>2</sub> and a low S-W<sup>E</sup>.  
A write begins at the latest transition among S-CE<sub>1</sub> going low, S-CE<sub>2</sub> going high and S-W<sup>E</sup> going low.  
A write ends at the earliest transition among S-CE<sub>1</sub> going high, S-CE<sub>2</sub> going low and S-W<sup>E</sup> going high.  
t<sub>WP</sub> is measured from the beginning of write to the end of write.
2. t<sub>WC</sub> is measured from the later of S-CE<sub>1</sub> going low or S-CE<sub>2</sub> going high to the end of write.
3. t<sub>tbw</sub> is measured from the time of going low S-UB or low S-LB to the end of write.
4. t<sub>AS</sub> is measured from the address valid to beginning of write.
5. t<sub>WR</sub> is measured from the end of write to the address change. t<sub>WR</sub> applies in case a write ends at S-CE<sub>1</sub> going high, S-CE<sub>2</sub> going low or S-W<sup>E</sup> going high.
6. During this period DQ pins are in the output state, therefore the input signals of opposite phase to the outputs must not be applied.
7. If S-CE<sub>1</sub> goes low or S-CE<sub>2</sub> goes high simultaneously with S-W<sup>E</sup> going low or after S-W<sup>E</sup> going low, the outputs remain in high impedance state.
8. If S-CE<sub>1</sub> goes high or S-CE<sub>2</sub> goes low simultaneously with S-W<sup>E</sup> going high or before S-W<sup>E</sup> going high, the outputs remain in high impedance state.

### Write Cycle Timing Chart (S- $\overline{CE}$ Controlled)



#### Notes:

1. A write occurs during the overlap of a low S- $\overline{CE}_1$ , a high S- $\overline{CE}_2$  and a low S- $\overline{WE}$ .  
A write begins at the latest transition among S- $\overline{CE}_1$  going low, S- $\overline{CE}_2$  going high and S- $\overline{WE}$  going low.  
A write ends at the earliest transition among S- $\overline{CE}_1$  going high, S- $\overline{CE}_2$  going low and S- $\overline{WE}$  going high.  
t<sub>WP</sub> is measured from the beginning of write to the end of write.
2. t<sub>CW</sub> is measured from the later of S- $\overline{CE}_1$  going low or S- $\overline{CE}_2$  going high to the end of write.
3. t<sub>BW</sub> is measured from the time of going low S- $\overline{UB}$  or low S- $\overline{LB}$  to the end of write.
4. t<sub>AS</sub> is measured from the address valid to beginning of write.
5. t<sub>WR</sub> is measured from the end of write to the address change. t<sub>WR</sub> applies in case a write ends at S- $\overline{CE}_1$  going high, S- $\overline{CE}_2$  going low or S- $\overline{WE}$  going high.

### Write Cycle Timing Chart (S-UB, S-LB Controlled)



#### Notes:

1. A write occurs during the overlap of a low S-CE<sub>1</sub>, a high S-CE<sub>2</sub> and a low S-WE.  
A write begins at the latest transition among S-CE<sub>1</sub> going low, S-CE<sub>2</sub> going high and S-WE going low.  
A write ends at the earliest transition among S-CE<sub>1</sub> going high, S-CE<sub>2</sub> going low and S-WE going high.  
 $t_{WP}$  is measured from the beginning of write to the end of write.
2.  $t_{CW}$  is measured from the later of S-CE<sub>1</sub> going low or S-CE<sub>2</sub> going high to the end of write.
3.  $t_{BW}$  is measured from the time of going low S-UB or low S-LB to the end of write.
4.  $t_{AS}$  is measured from the address valid to beginning of write.
5.  $t_{WR}$  is measured from the end of write to the address change.  $t_{WR}$  applies in case a write ends at S-CE<sub>1</sub> going high, S-CE<sub>2</sub> going low or S-WE going high.

## 14. Data Retention Characteristics for SRAM

(T<sub>A</sub> = -40°C to +85°C)

| Symbol            | Parameter                     | Note | Min.            | Typ. <sup>(1)</sup> | Max. | Unit | Conditions                                                                                         |
|-------------------|-------------------------------|------|-----------------|---------------------|------|------|----------------------------------------------------------------------------------------------------|
| V <sub>CCDR</sub> | Data Retention Supply voltage | 2    | 1.5             |                     | 3.3  | V    | S-CE <sub>2</sub> ≤ 0.2V or S-CE <sub>1</sub> ≥ S-V <sub>CC</sub> - 0.2V                           |
| I <sub>CCDR</sub> | Data Retention Supply current | 2    |                 |                     | 10   | μA   | S-V <sub>CC</sub> = 3.0V, S-CE <sub>2</sub> ≤ 0.2V or S-CE <sub>1</sub> ≥ S-V <sub>CC</sub> - 0.2V |
| t <sub>CDR</sub>  | Chip enable setup time        |      | 0               |                     |      | ns   |                                                                                                    |
| t <sub>R</sub>    | Chip enable hold time         |      | t <sub>RC</sub> |                     |      | ns   |                                                                                                    |

## Notes

1. Reference value at T<sub>A</sub> = 25°C, S-V<sub>CC</sub> = 3.0V.
2. S-CE<sub>1</sub> ≥ S-V<sub>CC</sub> - 0.2V, S-CE<sub>2</sub> ≥ S-V<sub>CC</sub> - 0.2V (S-CE<sub>1</sub> controlled) or S-CE<sub>2</sub> ≤ 0.2V (S-CE<sub>2</sub> controlled).

Data Retention timing chart (S-CE<sub>1</sub> Controlled)<sup>(1)</sup>

## Note:

1. To control the data retention mode at S-CE<sub>1</sub>, fix the input level of S-CE<sub>2</sub> between "V<sub>CCDR</sub> and V<sub>CCDR</sub>-0.2V" or "0V and 0.2V" during the data retention mode.

Data Retention timing chart (S-CE2 Controlled)

## 15. Notes

This product is a stacked CSP package that a 16M (x16) bit Flash Memory and a 2M (x16) bit SRAM are assembled into.

### - Supply Power

Maximum difference (between F-V<sub>CC</sub> and S-V<sub>CC</sub>) of the voltage is less than 0.3V.

### - Power Supply and Chip Enable of Flash Memory and SRAM (F- $\overline{CE}$ , S- $\overline{CE}_1$ , S- $CE_2$ )

S- $\overline{CE}_1$  should not be “low” and S- $CE_2$  should not be “high” when F- $\overline{CE}$  is “low” simultaneously.

If the two memories are active together, possibly they may not operate normally by interference noises or data collision on DQ bus.

Both F-V<sub>CC</sub> and S-V<sub>CC</sub> are needed to be applied by the recommended supply voltage at the same time except SRAM data retention mode.

### - Power Up Sequence

When turning on Flash memory power supply, keep F- $\overline{RP}$  “low”. After F-V<sub>CC</sub> reaches over 2.7V, keep F- $\overline{RP}$  “low” for more than 100nsec.

### - Device Decoupling

The power supply is needed to be designed carefully because one of the SRAM and the Flash Memory is in standby mode when the other is active. A careful decoupling of power supplies is necessary between SRAM and Flash Memory. Note peak current caused by transition of control signals (F- $\overline{CE}$ , S- $\overline{CE}_1$ , S- $CE_2$ ).

## 16. Flash Memory Data Protection

Noises having a level exceeding the limit specified in the specification may be generated under specific operating conditions on some systems. Such noises, when induced onto F- $\overline{WE}$  signal or power supply, may be interpreted as false commands, causing undesired memory updating. To protect the data stored in the flash memory against unwanted writing, systems operating with the flash memory should have the following write protect designs, as appropriate.

■ The below describes data protection method.

### 1. Protecting data in specific block

- By setting a F- $\overline{WP}$  to low, only the boot block can be protected against overwriting. Parameter and main blocks cannot be locked. System program, etc., can be locked by storing them in the boot block.  
For further information on setting/resetting of lock bit, and controlling of F- $\overline{WP}$  and F- $\overline{RP}$  refer to the specification.  
(See Chapter 5. Command Definitions for Flash Memory)

### 2. Data protection through F- $V_{CCW}$

- When the level of F- $V_{CCW}$  is lower than  $V_{CCWLK}$  (lockout voltage), write operation on the flash memory is disabled. All blocks are locked and the data in the blocks are completely write protected.
- For the lockout voltage, refer to the specification. (See Chapter 11. DC Electrical Characteristics for Flash Memory)

■ Data Protection during voltage transition

### 1. Data protection thorough F- $\overline{RP}$

- When the F- $\overline{RP}$  is kept low during power up and power down sequence, write operation on the flash memory is disabled, write protecting all blocks.
- For the details of F- $\overline{RP}$  control, refer to the specification.  
(See Chapter 12. AC Electrical Characteristics for Flash Memory)

## 17. Design Considerations

### 1. Power Supply Decoupling

To avoid a bad effect to the system by flash memory power switching characteristics, each device should have a  $0.1\mu\text{F}$  ceramic capacitor connected between its F-V<sub>CC</sub> and GND and between its F-V<sub>CCW</sub> and GND.

Low inductance capacitors should be placed as close as possible to package leads.

### 2. F-V<sub>CCW</sub> Trace on Printed Circuit Boards

Updating the memory contents of flash memories that reside in the target system requires that the printed circuit board designer pay attention to the F-V<sub>CCW</sub> Power Supply trace. Use similar trace widths and layout considerations given to the F-V<sub>CC</sub> power bus.

### 3. The Inhibition of Overwrite Operation

Please do not execute reprogramming “0” for the bit which has already been programmed “0”. Overwrite operation may generate unerasable bit.

In case of reprogramming “0” to the data which has been programmed “1”.

- Program “0” for the bit in which you want to change data from “1” to “0”.
- Program “1” for the bit which has already been programmed “0”.

For example, changing data from “101110110111101” to “1010110110111100” requires “111011111111110” programing.

### 4. Power Supply

Block erase, full chip erase, word write and lock-bit configuration and OTP program with an invalid F-V<sub>CCW</sub> (See Chapter 11. DC Electrical Characteristics) produce spurious results and should not be attempted.

Device operations at invalid F-V<sub>CC</sub> voltage (See Chapter 11. DC Electrical Characteristics) produce spurious results and should not be attempted.

## 18. Related Document Information<sup>(1)</sup>

| Document No. | Document Name                                      |
|--------------|----------------------------------------------------|
| FUM99902     | LH28F800BJ, LH28F160BJ, LH28F320BJ Series Appendix |

Note:

1. International customers should contact their local SHARP or distribution sales offices.

## A-1 RECOMMENDED OPERATING CONDITIONS

### A-1.1 At Device Power-Up

AC timing illustrated in Figure A-1 is recommended for the supply voltages and the control signals at device power-up. If the timing in the figure is ignored, the device may not operate correctly.



\*1 To prevent the unwanted writes, system designers should consider the F-V<sub>CCW</sub> (F-V<sub>PP</sub>) switch, which connects F-V<sub>CCW</sub> (F-V<sub>PP</sub>) to GND during read operations and V<sub>CCWH1/2</sub> (V<sub>PPH1/2</sub>) during write or erase operations. See the application note AP-007-SW-E for details.

Figure A-1. AC Timing at Device Power-Up

For the AC specifications t<sub>VR</sub>, t<sub>R</sub>, t<sub>F</sub> in the figure, refer to the next page. See the “AC Electrical Characteristics for Flash Memory” described in specifications for the supply voltage range, the operating temperature and the AC specifications not shown in the next page.

### A-1.1.1 Rise and Fall Time

| Symbol   | Parameter                   | Notes | Min. | Max.  | Unit                   |
|----------|-----------------------------|-------|------|-------|------------------------|
| $t_{VR}$ | F-V <sub>CC</sub> Rise Time | 1     | 0.5  | 30000 | $\mu\text{s}/\text{V}$ |
| $t_R$    | Input Signal Rise Time      | 1, 2  |      | 1     | $\mu\text{s}/\text{V}$ |
| $t_F$    | Input Signal Fall Time      | 1, 2  |      | 1     | $\mu\text{s}/\text{V}$ |

#### NOTES:

1. Sampled, not 100% tested.
2. This specification is applied for not only the device power-up but also the normal operations.  
 $t_R$  (Max.) and  $t_F$  (Max.) for F-RP are 50 $\mu\text{s}/\text{V}$ .

### A-1.2 Glitch Noises

Do not input the glitch noises which are below  $V_{IH}$  (Min.) or above  $V_{IL}$  (Max.) on address, data, reset, and control signals, as shown in Figure A-2 (b). The acceptable glitch noises are illustrated in Figure A-2 (a).



Figure A-2. Waveform for Glitch Noises

See the “DC Electrical Characteristics” described in specifications for  $V_{IH}$  (Min.) and  $V_{IL}$  (Max.).

**A-2 RELATED DOCUMENT INFORMATION<sup>(1)</sup>**

| Document No. | Document Name                                             |
|--------------|-----------------------------------------------------------|
| AP-001-SD-E  | Flash Memory Family Software Drivers                      |
| AP-006-PT-E  | Data Protection Method of SHARP Flash Memory              |
| AP-007-SW-E  | RP#, V <sub>PP</sub> Electric Potential Switching Circuit |

**NOTE:**

1. International customers should contact their local SHARP or distribution sales office.

## 射 频 和 天 线 设 计 培 训 课 程 推 荐

易迪拓培训([www.edatop.com](http://www.edatop.com))由数名来自于研发第一线的资深工程师发起成立，致力并专注于微波、射频、天线设计研发人才的培养；我们于 2006 年整合合并微波 EDA 网([www.mweda.com](http://www.mweda.com))，现已发展成为国内最大的微波射频和天线设计人才培养基地，成功推出多套微波射频以及天线设计经典培训课程和 ADS、HFSS 等专业软件使用培训课程，广受客户好评；并先后与人民邮电出版社、电子工业出版社合作出版了多本专业图书，帮助数万名工程师提升了专业技术能力。客户遍布中兴通讯、研通高频、埃威航电、国人通信等多家国内知名公司，以及台湾工业技术研究院、永业科技、全一电子等多家台湾地区企业。

易迪拓培训课程列表：<http://www.edatop.com/peixun/rfe/129.html>



### 射频工程师养成培训课程套装

该套装精选了射频专业基础培训课程、射频仿真设计培训课程和射频电路测量培训课程三个类别共 30 门视频培训课程和 3 本图书教材；旨在引领学员全面学习一个射频工程师需要熟悉、理解和掌握的专业知识和研发设计能力。通过套装的学习，能够让学员完全达到和胜任一个合格的射频工程师的要求…

课程网址：<http://www.edatop.com/peixun/rfe/110.html>

### ADS 学习培训课程套装

该套装是迄今国内最全面、最权威的 ADS 培训教程，共包含 10 门 ADS 学习培训课程。课程是由具有多年 ADS 使用经验的微波射频与通信系统设计领域资深专家讲解，并多结合设计实例，由浅入深、详细而又全面地讲解了 ADS 在微波射频电路设计、通信系统设计和电磁仿真设计方面的内容。能让您在最短的时间内学会使用 ADS，迅速提升个人技术能力，把 ADS 真正应用到实际研发工作中去，成为 ADS 设计专家…



课程网址：<http://www.edatop.com/peixun/ads/13.html>



### HFSS 学习培训课程套装

该套课程套装包含了本站全部 HFSS 培训课程，是迄今国内最全面、最专业的 HFSS 培训教程套装，可以帮助您从零开始，全面深入学习 HFSS 的各项功能和在多个方面的工程应用。购买套装，更可超值赠送 3 个月免费学习答疑，随时解答您学习过程中遇到的棘手问题，让您的 HFSS 学习更加轻松顺畅…

课程网址：<http://www.edatop.com/peixun/hfss/11.html>

## CST 学习培训课程套装

该培训套装由易迪拓培训联合微波 EDA 网共同推出, 是最全面、系统、专业的 CST 微波工作室培训课程套装, 所有课程都由经验丰富的专家授课, 视频教学, 可以帮助您从零开始, 全面系统地学习 CST 微波工作的各项功能及其在微波射频、天线设计等领域的设计应用。且购买该套装, 还可超值赠送 3 个月免费学习答疑…



课程网址: <http://www.edatop.com/peixun/cst/24.html>



## HFSS 天线设计培训课程套装

套装包含 6 门视频课程和 1 本图书, 课程从基础讲起, 内容由浅入深, 理论介绍和实际操作讲解相结合, 全面系统的讲解了 HFSS 天线设计的全过程。是国内最全面、最专业的 HFSS 天线设计课程, 可以帮助您快速学习掌握如何使用 HFSS 设计天线, 让天线设计不再难…

课程网址: <http://www.edatop.com/peixun/hfss/122.html>

## 13.56MHz NFC/RFID 线圈天线设计培训课程套装

套装包含 4 门视频培训课程, 培训将 13.56MHz 线圈天线设计原理和仿真设计实践相结合, 全面系统地讲解了 13.56MHz 线圈天线的工作原理、设计方法、设计考量以及使用 HFSS 和 CST 仿真分析线圈天线的具体操作, 同时还介绍了 13.56MHz 线圈天线匹配电路的设计和调试。通过该套课程的学习, 可以帮助您快速学习掌握 13.56MHz 线圈天线及其匹配电路的原理、设计和调试…



详情浏览: <http://www.edatop.com/peixun/antenna/116.html>

## 我们的课程优势:

- ※ 成立于 2004 年, 10 多年丰富的行业经验,
- ※ 一直致力并专注于微波射频和天线设计工程师的培养, 更了解该行业对人才的要求
- ※ 经验丰富的一线资深工程师讲授, 结合实际工程案例, 直观、实用、易学

## 联系我们:

- ※ 易迪拓培训官网: <http://www.edatop.com>
- ※ 微波 EDA 网: <http://www.mweda.com>
- ※ 官方淘宝店: <http://shop36920890.taobao.com>